Auf einen Blick
- Aufgaben: Join our Security team to verify digital IP blocks and validate FPGA platforms.
- Arbeitgeber: Codasip is a leader in innovative processor solutions, focusing on RISC-V architecture.
- Mitarbeitervorteile: Enjoy a flexible work environment with opportunities to work on cutting-edge technology.
- Warum dieser Job: Be part of groundbreaking projects that impact medical monitoring and critical infrastructure.
- Gewünschte Qualifikationen: Experience in hardware verification and knowledge of HDL languages are essential.
- Andere Informationen: This role is based in Munich and requires working rights in Germany.
Das voraussichtliche Gehalt liegt zwischen 43200 - 72000 € pro Jahr.
Why we are hiring
We’re looking for an IP Verification and System Validation Engineer to join our Security team and be part of realizing a whole new paradigm in semiconductors and microprocessor design. The role is wide and varied and involves the verification of digital IP blocks and internal validation of their functionality as part of an application-specific platform. The first project you will be involved with is an EU-funded project called Listen2Future , where we are tasked with developing a secure platform on FPGA that includes many IP blocks developed in-house. The project is focused on developing and using high-bandwidth MEMS microphones for various applications including medical monitoring and predictive maintenance within critical national infrastructure.
Our Security team is a mixed team with expert architecture, design, hardware, software, and testing capabilities. We sit within the Codasip Labs department, which is the innovation hub of Codasip. We evaluate new technology that shows commercial potential and evolve that technology to the point where it can be made into a product. As part of this journey, we design IP and build FPGA platforms in order to create proof-of-concepts and technology demonstrators. Where appropriate, we take the selected IP further to become an ASIC-quality product.
The role demands flexibility, determination, and lateral thinking.
- Department: Labs
- Employment: Full-time
- Experience level: Mid-Senior
- Location of work is Munich, Germany
- Please note this role is only open to candidates with working rights in Germany
What will you do?
- Verify IP blocks using standard SystemVerilog UVM test benches
- System-level validation of application-specific FPGA platforms
- Testing the whole FPGA platform before release to customers or other partners in the project.
The following skills are essential to perform the job duties:
- Experience with hardware verification (VHDL/Verilog simulation, formal or UVM)
- Knowledge of HDL languages (Verilog, VHDL, or SystemVerilog)
- Active usage of versioning tools (Git -preferred)
- Ability to test and debug complete systems running on an FPGA platform
- Familiarity with Xilinx/AMD FPGA platforms, Vivado, and simulation tools like QuestaSim or Verilator
- Excellent English communication skills. Our team is highly distributed, so English is the primary language.
The following skills and experience are nice to have:
- Technical background in FPGA system prototyping and debug
- Embedded software development in C/C++
- Experience with software automation
- Familiarity with common lab equipment (oscilloscopes, protocol analyzers, etc.)
- Knowledge of RISC-V
About Codasip
We believe Codasip is the most innovative processor solutions company. We take pride in designing and developing cutting-edge, high-performance, and energy-efficient CPU cores from scratch , and our own automated proprietary tools to fully customize them. We give our customers a unique competitive advantage by empowering their system-on-chip developers to build the most innovative products. Our processor cores are based on the RISC-V open architecture . The potential for customizing RISC-V is unlocked with the Codasip Custom Compute approach: our unique architecture description language, CodAL, and the powerful automated processor design tool, Codasip Studio . These are at the heart of our unique and groundbreaking RISC-V processor solutions.
What\’s in it for you?
As well as joining a flexible, open, and supportive team full of curious, self-motivated, and driven engineers who are keen to explore new ways of doing things, you\’ll get to work on ultra-modern, cutting-edge products and technology. Most of the projects on this team follow the whole development lifecycle, from early prototyping to final production, as well as collaborating with other engineers across the company.
We\’re passionate about RISC-V processors and are in tune with the times! If you are, apply now 🙂
#J-18808-Ljbffr
Digital HW Verification Engineer Arbeitgeber: Codasip
Kontaktperson:
Codasip HR Team
StudySmarter Bewerbungstipps 🤫
So bekommst du den Job: Digital HW Verification Engineer
✨Tip Number 1
Familiarize yourself with the specific tools and technologies mentioned in the job description, such as SystemVerilog, UVM, and FPGA platforms like Xilinx/AMD. Having hands-on experience or projects that showcase your skills with these tools can set you apart.
✨Tip Number 2
Engage with the RISC-V community and stay updated on the latest developments in processor design. This will not only enhance your knowledge but also demonstrate your passion for the field during interviews.
✨Tip Number 3
Network with current employees or professionals in the semiconductor industry, especially those working with Codasip or similar companies. This can provide you with valuable insights into the company culture and expectations.
✨Tip Number 4
Prepare to discuss your problem-solving approach and examples of how you've used lateral thinking in past projects. The role emphasizes flexibility and determination, so showcasing these traits can make a strong impression.
Diese Fähigkeiten machen dich zur top Bewerber*in für die Stelle: Digital HW Verification Engineer
Tipps für deine Bewerbung 🫡
Understand the Role: Make sure to thoroughly read the job description and understand the key responsibilities and required skills. Tailor your application to highlight your experience with hardware verification, FPGA platforms, and relevant tools.
Highlight Relevant Experience: In your CV and cover letter, emphasize your experience with SystemVerilog, UVM test benches, and any projects involving FPGA platforms. Mention specific examples where you successfully tested and debugged systems.
Showcase Communication Skills: Since the team operates in English, ensure that your application reflects strong communication skills. Use clear and concise language, and consider including examples of how you've effectively communicated in previous roles.
Express Enthusiasm for Innovation: Convey your passion for cutting-edge technology and innovation in your cover letter. Discuss your interest in RISC-V processors and how you can contribute to Codasip's mission of developing high-performance solutions.
Wie du dich auf ein Vorstellungsgespräch bei Codasip vorbereitest
✨Showcase Your Technical Skills
Be prepared to discuss your experience with hardware verification, particularly with VHDL/Verilog simulation and UVM. Highlight specific projects where you successfully verified IP blocks or validated FPGA platforms.
✨Demonstrate Problem-Solving Abilities
Since the role requires flexibility and lateral thinking, be ready to share examples of how you've approached complex problems in past projects. Discuss any innovative solutions you implemented during system testing or debugging.
✨Familiarize Yourself with Relevant Tools
Make sure you are comfortable discussing versioning tools like Git, as well as simulation tools such as QuestaSim or Verilator. If you have experience with Xilinx/AMD FPGA platforms, be sure to mention it.
✨Communicate Effectively in English
Since the team operates in English, practice articulating your thoughts clearly and confidently. Prepare to explain technical concepts in a way that is understandable, showcasing your communication skills.